summaryrefslogtreecommitdiff
path: root/drivers/clk/qcom
diff options
context:
space:
mode:
authorAngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>2022-09-27 12:11:26 +0200
committerChen-Yu Tsai <wenst@chromium.org>2022-09-29 12:14:56 +0800
commit72d38ed720e97e0e5fe2ee48b3e5ba573dba193d (patch)
treef1421eb3c5a9108781aa8528adaa4462c1a65c7f /drivers/clk/qcom
parentf8fd4b550caca0413f958a0788ee1c0e215596ce (diff)
downloadlinux-72d38ed720e97e0e5fe2ee48b3e5ba573dba193d.tar.gz
linux-72d38ed720e97e0e5fe2ee48b3e5ba573dba193d.tar.bz2
linux-72d38ed720e97e0e5fe2ee48b3e5ba573dba193d.zip
clk: mediatek: clk-mt8195-topckgen: Drop univplls from mfg mux parents
These PLLs are conflicting with GPU rates that can be generated by the GPU-dedicated MFGPLL and would require a special clock handler to be used, for very little and ignorable power consumption benefits. Also, we're in any case unable to set the rate of these PLLs to something else that is sensible for this task, so simply drop them: this will make the GPU to be clocked exclusively from MFGPLL for "fast" rates, while still achieving the right "safe" rate during PLL frequency locking. Signed-off-by: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com> Reviewed-by: Chen-Yu Tsai <wenst@chromium.org> Link: https://lore.kernel.org/r/20220927101128.44758-9-angelogioacchino.delregno@collabora.com Signed-off-by: Chen-Yu Tsai <wenst@chromium.org>
Diffstat (limited to 'drivers/clk/qcom')
0 files changed, 0 insertions, 0 deletions